

Sample &

Buy



DRV2511-Q1

SLOS916A – JUNE 2016 – REVISED JULY 2016

# DRV2511-Q1 8-A Automotive Haptic Driver for Solenoids and Voice Coils

Technical

Documents

## 1 Features

- Wide Operating Voltage (4.5 V 26 V)
- Capable of handling voltage of 30 V
- High Current Drive (8 A Peak)
- Low R<sub>DS(on)</sub>, Full H-Bridge Output
- Integrated Fault Protection
  - Short-Circuit Protection
  - Over-temperature Protection
  - Over-Voltage and Under-Voltage Protection
  - Fault Reporting
- Analog Input
- Dedicated Interrupt Pin
- AEC-Q100 Qualified with the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B

## 2 Applications

- Electromagnetic Actuator Driver
  - Voice Coil
  - Solenoid
- Mechanical Button Replacement
- Automotive Haptic Applications
  - Infotainment
  - Center-Console
  - Steering Wheel
  - Door-Panel
  - Seats

## 3 Description

Tools &

Software

The DRV2511-Q1 device is a high current haptic driver specifically designed for inductive loads, such as solenoids and voice coils.

Support &

Community

20

The output stage consists of a full H-bridge capable of delivering 8 A of peak current.

The DRV2511-Q1 device provides protection functions such as undervoltage lockout, over-current protection and over-temperature protection.

The DRV2511-Q1 device is automotive qualified.

| Device | Inform | ation <sup>(1)</sup> |
|--------|--------|----------------------|
|--------|--------|----------------------|

| PART NUMBER | PACKAGE     | BODY SIZE (NOM) |
|-------------|-------------|-----------------|
| DRV2511-Q1  | HTSSOP (32) | 11 mm x 6.20 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Features ..... 1

Applications ..... 1

Description ..... 1

Revision History..... 2 Pin Configuration and Functions ...... 3

Specifications...... 4

Absolute Maximum Ratings ...... 4 ESD Ratings..... 4

Recommended Operating Conditions ...... 4

Thermal Information ...... 4

6.6 Switching Characteristics ...... 6 6.7 Typical Characteristics ...... 7

Detailed Description ...... 8 

1

2

3

4

5 6

7

2

6.1

6.2

6.3

6.4

# **Table of Contents**

|    | 7.3          | Feature Description                      | 9    |
|----|--------------|------------------------------------------|------|
|    | 7.4          | Device Functional Modes                  | 11   |
|    | 7.5          | Programming                              | 11   |
| 8  | App          | lication and Implementation              | . 12 |
|    | 8.1          | Application Information                  | 12   |
|    | 8.2          | Typical Applications                     | 12   |
| 9  | Pow          | er Supply Recommendations                | . 16 |
| 10 | Lay          | out                                      | . 16 |
|    | 10.1         | Layout Guidelines                        | 16   |
|    | 10.2         | Layout Example                           | 16   |
| 11 | Dev          | ice and Documentation Support            | . 17 |
|    | 11.1         | Device Support                           | 17   |
|    | 11.2         | Trademarks                               | 17   |
|    | 11.3         | Electrostatic Discharge Caution          | 17   |
|    | 11.4         | Glossary                                 | 17   |
| 12 | Mec<br>Infoi | hanical, Packaging, and Orderable mation | . 18 |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Original (June 2016) to Revision A

| • | Released as Production Data. | 1 |
|---|------------------------------|---|
|---|------------------------------|---|



www.ti.com

Copyright © 2016, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN   |                             | TYPE | DESCRIPTION                                                                                                                                                                               |  |
|-------|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME  | NO.                         | TIFE | DESCRIPTION                                                                                                                                                                               |  |
| GND   | 1, 9, 10, 11,<br>22, 25, 28 | Р    | Ground.                                                                                                                                                                                   |  |
| EN    | 2                           | I    | Device enable pin.                                                                                                                                                                        |  |
| INTZ  | 3                           | 0    | General fault reporting. Open drain.<br>INTZ = High, normal operation<br>INTZ = Low, fault condition                                                                                      |  |
| IN+   | 4                           | I    | Positive differential input.                                                                                                                                                              |  |
| IN-   | 5                           | I    | Negative differential input.                                                                                                                                                              |  |
| REG   | 6, 7                        | Р    | Internally generated gate voltage supply. Not to be used as a supply or connected to any component other than a 1 $\mu$ F X7R ceramic decoupling capacitor and the MODE resistor divider. |  |
| GAIN  | 8                           | I    | Selects Gain.                                                                                                                                                                             |  |
| STDBY | 12                          | I    | Standby pin.                                                                                                                                                                              |  |
| FS2   | 13                          | I    | Output switching frequency selection.                                                                                                                                                     |  |
| FS1   | 14                          | I    | Output switching frequency selection.                                                                                                                                                     |  |
| FS0   | 15                          | I    | Output switching frequency selection.                                                                                                                                                     |  |
| N/C   | 16                          | N/C  | Pin should be left floating.                                                                                                                                                              |  |
| AVDD  | 17                          | Р    | Analog Supply, can be connected to VBAT for single power supply operation.                                                                                                                |  |
| PVDD  | 18, 19, 31, 32              | Р    | Power supply.                                                                                                                                                                             |  |
| BSTN  | 20, 24                      | Р    | Boot strap for negative output, connect to 220 nF X5R, or better ceramic cap to OUT                                                                                                       |  |
| OUT-  | 21, 23                      | 0    | Negative output.                                                                                                                                                                          |  |
| BSTP  | 26, 30                      | Р    | Boot strap for positive output, connect to 220 nF X5R, or better ceramic cap to OUT+.                                                                                                     |  |

STRUMENTS

XAS

#### **Pin Functions (continued)**

|                          | PIN    | TYPE | DESCRIPTION                                                                          |  |
|--------------------------|--------|------|--------------------------------------------------------------------------------------|--|
| NAME                     | NO.    | TIPE |                                                                                      |  |
| OUT+                     | 27, 29 | 0    | Positive output.                                                                     |  |
| Thermal Pad<br>PowerPAD™ | or     | G    | Connect to GND for best system performance. If not connected to GND, leave floating. |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                                |            | MIN  | MAX        | UNIT |  |
|------------------------------------------------|------------|------|------------|------|--|
| Supply voltage                                 | PVDD, AVDD | -0.3 | 30         | V    |  |
|                                                | IN+, IN-   | -0.3 | 6.3        |      |  |
| Input voltage, V <sub>I</sub>                  | GAIN       | -0.3 | VREG + 0.3 | V    |  |
|                                                | EN         | -0.3 | PVDD + 0.3 |      |  |
| Current DC current on PVDD, GND, OUT+, OUT-    |            | -8   | 8          | А    |  |
| Operating free-air temperature, T <sub>A</sub> |            | -40  | 125        | *6   |  |
| Storage temperature range, T <sub>stg</sub>    |            | -50  | 150        | -0   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                          | MIN   | MAX  | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|------|
| V <sub>(ESD)</sub> |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | -2000 | 2000 | M    |
|                    | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | -450  | 450  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                                                                    | MIN | NOM  | MAX | UNIT |
|-----------------|------------------------------------------------------------------------------------|-----|------|-----|------|
| VDD             | Supply voltage. PVDD, AVDD.                                                        | 4.5 |      | 26  | V    |
| VIH             | High-level input voltage. STDBY, EN, FS0, FS1, FS2.                                | 2   |      |     | V    |
| VIL             | Low-level input voltage. STDBY, EN, FS0, FS1, FS2.                                 |     |      | 0.8 | V    |
| V <sub>OL</sub> | Low-level output voltage. INTZ, $R_{PULL-UP} = 100 \text{ k}\Omega$ , PVDD = 26 V. |     |      | 0.8 | V    |
| I <sub>IH</sub> | High-level input current. STDBY, EN, FS0, FS1, FS2. ( $V_1 = 2 V$ , PVDD = 26 V).  |     |      | 50  | μA   |
| RL              | Minimum load Impedance.                                                            |     | 1.65 |     | Ω    |
| Lo              | Output-filter Inductance.                                                          | 1   |      |     | μH   |

#### 6.4 Thermal Information

|                       |                                           | DRV2511-Q1 |      |
|-----------------------|-------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>             | DAP        | UNIT |
|                       |                                           | 32 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance    | 32.4       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 17.2       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



# **Thermal Information (continued)**

|                       |                                              | DRV2511-Q1 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DAP        | UNIT |
|                       |                                              | 32 PINS    |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 17.3       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.4        | °C/W |
| ΨJB                   | Junction-to-board characterization parameter | 17.2       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1          | °C/W |

SLOS916A-JUNE 2016-REVISED JULY 2016

Texas Instruments

www.ti.com

## 6.5 Electrical Characteristics

 $T_A = 25^{\circ}C$ , AVCC = PVDD = 12 V,  $R_L = 5 \Omega$  (unless otherwise noted)

|                             | PARAMETER                                             | TEST CONDITIONS                        | MIN  | TYP  | MAX  | UNIT |
|-----------------------------|-------------------------------------------------------|----------------------------------------|------|------|------|------|
| V <sub>OS</sub>             | Output offset voltage (measured differentially)       | V <sub>I</sub> = 0 V, Gain = 36 dB     |      | 1.5  | 15   | mV   |
| I <sub>VDD</sub>            | Quiescent supply current                              | No load or filter                      |      | 20   |      | mA   |
| I <sub>VDD(SD)</sub>        | Quiescent supply current in shutdown mode             | No load or filter                      |      | 35   |      | μA   |
| I <sub>VDD(STD</sub><br>BY) | Quiescent supply current in standby mode              | No load or filter                      |      | 11   |      | mA   |
| r <sub>DS(on)</sub>         | Drain-source on-state resistance, measured pin to pin | $T_J = 25^{\circ}C$                    |      | 60   |      | mΩ   |
|                             |                                                       | R1 = open, R2 = 20 kΩ                  | 19   | 20   | 21   | dD   |
| G                           | Coin                                                  | R1 = 100 kΩ, R2 = 20 kΩ                | 25   | 26   | 27   | aв   |
|                             | Gain                                                  | R1 = 100 kΩ, R2 = 39 kΩ                | 31   | 32   | 33   |      |
|                             |                                                       | R1 = 75 kΩ, R2 = 47 kΩ                 | 35   | 36   | 37   | aв   |
| V <sub>REG</sub>            | Regulator voltage                                     |                                        | 6.4  | 6.9  | 7.4  | V    |
| BW                          | Full Power Bandwidth                                  |                                        |      | 60   |      | kHz  |
| Vo                          | Output voltage (measured differentially)              | Measured at PVDD = 26V                 |      | 50   |      | V    |
| PSRR                        | Power supply ripple rejection                         | 200 mVpp ripple at 1 kHz, Gain = 20 dB |      | -70  |      | dB   |
| CMRR                        | Common-mode rejection ratio                           |                                        |      | -56  |      | dB   |
|                             |                                                       | FS2 = 0, FS1 = 0, FS0 = 0              | 376  | 400  | 424  |      |
|                             |                                                       | FS2 = 0, FS1 = 0, FS0 = 1              | 470  | 500  | 530  |      |
| fosc                        | Oscillator frequency (with PWM duty cycle < $96\%$ )  | FS2 = 0, FS1 = 1, FS0 = 0              | 564  | 600  | 636  | kHz  |
|                             |                                                       | FS2 = 0, FS1 = 1, FS0 = 1              | 940  | 1000 | 1060 |      |
|                             |                                                       | FS2 = 1, FS1 = 0, FS0 = 0              | 1128 | 1200 | 1278 |      |
|                             | Power-on threshold                                    |                                        |      | 4.1  |      | V    |
|                             | Power-off threshold                                   |                                        |      | 28   |      | V    |
|                             | Thermal trip point                                    |                                        |      | 150  |      | °C   |
|                             | Thermal hysteresis                                    |                                        |      | 15   |      | Ő    |
|                             | Over-current trip point                               |                                        |      | 13   |      | А    |
|                             | Over-voltage trip point                               |                                        |      | 28   |      | V    |

## 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                 | TEST CONDITIONS               | MIN | ТҮР | MAX | UNIT |
|-----------------------|-------------------------------------------|-------------------------------|-----|-----|-----|------|
| t <sub>on-sd</sub>    | Turn-on time from shutdown to<br>waveform | EN = Low to High, STBY = Low  |     | 10  |     | ms   |
| t <sub>OFF-sd</sub>   | Turn-off time                             | EN = High to Low              |     | 5   |     | μs   |
| t <sub>on-stdby</sub> | Turn-on time from standby to<br>waveform  | EN = High, STBY = High to Low |     | 6   |     | μs   |



## 6.7 Typical Characteristics



TEXAS INSTRUMENTS

www.ti.com

## 7 Detailed Description

### 7.1 Overview

The DRV2511-Q1 device is a high current haptic driver specifically designed for inductive loads, such as solenoids and voice coils.

The output stage consists of a full H-bridge capable of delivering 8 A of peak current.

The design uses an ultra-efficient switching output technology developed by Texas Instruments, but with features added for the automotive industry. The DRV2511-Q1 device provides protection functions such as undervoltage lockout, over-current protection and over-temperature protection. This technology allows for reduced power consumption, reduced heat, and reduced peak currents in the electrical system.

The DRV2511-Q1 device is automotive qualified.

### 7.2 Functional Block Diagram



8



#### 7.3 Feature Description

#### 7.3.1 Analog Input and Configurable Pre-amplifier

The DRV2511-Q1 device features a differential input stage that cancels common-mode noise that appears on the inputs. The DRV2511-Q1 device also features four gain settings that are configurable via external resistors.

| Table 1. Gain | Configuration | Table |
|---------------|---------------|-------|
|---------------|---------------|-------|

| GAIN  | R1            | R2     | INPUT IMPEDANCE |
|-------|---------------|--------|-----------------|
| 20 dB | 5.6 kΩ        | open   | 60 kΩ           |
| 26 dB | 20 kΩ         | 100 kΩ | 30 kΩ           |
| 32 dB | <b>39 k</b> Ω | 100 kΩ | 15 kΩ           |
| 36 dB | 47 kΩ         | 75 kΩ  | 9 kΩ            |



Figure 3. Gain Configuration

#### 7.3.2 Pulse-Width Modulator (PWM)

The DRV2511-Q1 device features BD modulation scheme with high bandwidth, low noise, low distortion, and excellent stability.

The BD modulation scheme allows for smaller ripple currents through the load. Each output switches from 0 V to the supply voltage. With no input, the OUT+ and OUT- pins are in phase with each other so that there is little or no current in the load. For positive differential inputs, the duty cycle of OUT+ is greater than 50% and the duty cycle of OUT- is lower than 50% for a positive differential output voltage. The opposite is true for negative differential inputs. The voltage accross the load sits at 0 V throughout most of the switching period, reducing the switching current, which reduces the  $I^2R$  losses in the load.





Figure 4. BD Mode Modulation

#### 7.3.3 Designed for low EMI

The DRV2511-Q1 device design has minimal parasitic inductances due to the short leads on the package. This dramatically reduces EMI that results from current passing from the die to the system PCB. The design incorporates circuitry that optimizes output transitions that causes EMI. Follow the recommended design requirements in the *Design Requirements* section.

### 7.3.4 Device Protection Systems

The DRV2511-Q1 device features a complete set of protection circuits carefully designed to protect the device against permanent failures due to shorts, over-temperature, over-voltage, and under-voltage scenarios. The INTZ pin signals if an error is detected.



#### Table 2. Fault Reporting Table

| FAULT            | TRIGGERING CONDITION                 | INTZ       | ACTION                      | LATCH?        |
|------------------|--------------------------------------|------------|-----------------------------|---------------|
| Over-current     | Output short or short to PVDD or GND | pulled low | output in high<br>impedance | Latched       |
| Over-temperature | T <sub>j</sub> > 150 ⁰C              | pulled low | output in high<br>impedance | Latched       |
| Under-voltage    | PVDD < 4.5 V                         | -          | output in high<br>impedance | Self-clearing |
| Over-voltage     | PVDD > 27 V                          | -          | output in high<br>impedance | Self-clearing |

When the "Latched" conditions happen, the device must be reset with the EN signal in order to clear the fault. If automatic recovery from these conditions is desired, connect the INTZ pin directly to the EN pin. This allows the INTZ pin function to automatically drive the EN pin low which clears the latched condition.

## 7.4 Device Functional Modes

The DRV2511-Q1 device has multiple power states to optimize power consumption.

#### 7.4.1 Operation in Shutdown Mode

The NRST pin of the DRV2511-Q1 device puts the device in a shutdown mode. When NRST is asserted (logic low), all internal blocks of the device are off to achieve ultra low power.

#### 7.4.2 Operation in Standby Mode

The STDBY pin of the DRV2511-Q1 device puts the device in a standby mode. When STDBY is asserted (logic high), some internal blocks of the device are off to achieve low power while preserving the ability to wake up quickly to achieve low latency waveform playback.

#### 7.4.3 Operation in Active Mode

The DRV2511-Q1 device is in active mode when it has a valid supply, and it is not in either shutdown or standby modes. In this mode the DRV2511-Q1 device is fully on and reproducing at the output the input times the gain.

### 7.5 Programming

#### 7.5.1 Gain

The DRV2511-Q1 device has a configurable gain that is controlled through external resistors. Please see the Analog Input and Configurable Pre-amplifier section for more details.

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The DRV2511-Q1 device is a high-efficiency driver for inductive loads, such as solenoids and voice-coils. The typical use of the device is on haptic applications where short, strong waveforms are desired to create a haptic event that will be coming from the application processor.

### 8.2 Typical Applications

#### 8.2.1 Single-Ended Source

To use the DRV2511-Q1 with a single-ended source, apply either a voltage divider to bias INB to 3 V, tie to GND or use a 0.1- $\mu$ F cap from INB to GND to have the device self bias. Apply the single-ended signal to the INA pin.



Figure 5. Typical Application Schematic

#### 8.2.1.1 Design Requirements

For most applications the following component values found in Table 3 below can be used.

### **Typical Applications (continued)**

|                   | -                          | •             |                                     |
|-------------------|----------------------------|---------------|-------------------------------------|
| COMPONENT         | DESCRIPTION                | SPECIFICATION | TYPICAL VALUE                       |
| C1                | Supply capacitor           | Capacitance   | 22 μF and 0.1 μF for<br>PVDD & AVDD |
| C2/C3             | Boost capacitor            | Capacitance   | 0.22 µF                             |
| C4/C5             | Output snubber capacitor   | Capacitance   | 470 pF                              |
| C6                | Regulator capacitor        | Capacitance   | 1 µF                                |
| C9                | Input decoupling capacitor | Capacitance   | 0.1 µF                              |
| R1/R2             | Output snubber resistor    | Resistance    | 3.3 Ω                               |
| R <sub>(PU)</sub> | Pull-up resistor           | Resistance    | 100 kΩ                              |

#### **Table 3. Component Requirements Table**

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Optional Components

Note that in the diagrams, there are a few optional external components. These optional external components may be needed in the application to meet EMI/EMC standards and specifications by filters necessary frequency spectrums.

#### 8.2.1.2.2 Capacitor Selection

A bulk bypass capacitor should be mounted between VBAT and GND. The capacitance needs to be >22 uF with a X5R or better rating on the power pins to GND. Also include two ceramic capacitors in the ranges of 220 pF to 1 uF and 100 nF to 1 uF. The bootstrap capacitors, BSTA and BSTB, should be 220-nF ceramic capacitors of quality X5R or better rated for at least the maximum rating of the pin.

#### 8.2.1.2.3 Solenoid Selection

The DRV2511-Q1 solenoid driver can accommodate a variety of solenoids. Solenoids should have an equivalent resistance of 1.6  $\Omega$  or greater. Solenoids with lower resistances are prone to driving high currents. A maximum peak current of 8-A should not be exceeded. The DRV2511-Q1 will go into a shutdown mode to protect itself from overcurrent.

#### 8.2.1.2.4 Output Filter Considerations

The output filter is optional and is mainly for limiting peak currents. A second-order Butterworth low-pass filter with the cut-off frequency set to a few kilohertz should be sufficient. See Equation 2, Equation 3, and Equation 4 for example filter design.

| $H(s) = \frac{1}{1}$                                                |     |
|---------------------------------------------------------------------|-----|
| $s^{2} + \sqrt{2}s + 1$                                             | (1) |
| $\sqrt{2} \times R_L$                                               |     |
| $L_x = \frac{1}{2\omega_0}$                                         | (2) |
| $\sqrt{2}$                                                          |     |
| $2 \times C_F = \frac{1}{2 \times \frac{R_L}{R_L} \times \omega_r}$ |     |
| 2 ~ 2 ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~                             | (3) |
| $\omega_0 = 2\pi \times f$                                          | (4) |

#### 8.2.1.3 Application Curves

These application curves were taken using an HA200 solenoid with a 100-g mass, and the acceleration was measured using the DRV-AAC16-EVM accelerometer. The following scales apply to the graphs:

- Output Differential Voltage scale is shown on the plots at 5-V/div
- Acceleration scale is 5.85-G/div
- Current scale is 2-A/div

DRV2511-Q1

![](_page_13_Picture_1.jpeg)

www.ti.com

![](_page_13_Figure_3.jpeg)

![](_page_13_Figure_4.jpeg)

#### 8.2.1.4 Differential Input Diagram

To use the DRV2511-Q1 with a differential input source, apply both inputs differentially from a control source (GPIO, DAC, etc...).

![](_page_14_Picture_0.jpeg)

![](_page_14_Figure_2.jpeg)

Figure 10. Typical Application Schematic

![](_page_15_Picture_1.jpeg)

## 9 Power Supply Recommendations

The DRV2511-Q1 device operates from 4.5 V - 26 V and this supply should be able to handle high surge currents in order to meet the high currrent draws for haptics effects. Additionally the DRV2511-Q1 should have  $22\mu$ F and  $0.1\mu$ F ceramic capacitors near the PVDD & AVDD pins for additional decoupling from trace routing.

## 10 Layout

#### 10.1 Layout Guidelines

The EVM layout optimizes for thermal dissipation and EMC performance. The DRV2511-Q1 device has a thermal pad down, and good thermal conduction and dissipation require adequate copper area. Layout also affects EMC performance. It is best practice to use the same/similiar layout as shown below in the DRV2511Q1EVM.

### 10.2 Layout Example

![](_page_15_Figure_9.jpeg)

Figure 11. DRV2511-Q1 EVM

![](_page_16_Picture_0.jpeg)

## **11** Device and Documentation Support

### **11.1 Device Support**

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.2 Trademarks

PowerPAD is a trademark of Texas Instruments.

#### **11.3 Electrostatic Discharge Caution**

![](_page_16_Picture_10.jpeg)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

![](_page_17_Picture_1.jpeg)

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

![](_page_18_Picture_0.jpeg)

23-Aug-2016

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| DRV2511QDAPRQ1   | ACTIVE | HTSSOP       | DAP     | 32   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | DRV2511Q       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_19_Picture_0.jpeg)

# PACKAGE OPTION ADDENDUM

23-Aug-2016

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION

![](_page_20_Figure_4.jpeg)

![](_page_20_Figure_5.jpeg)

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

![](_page_20_Figure_7.jpeg)

| *All dimensions are nomir | nal |
|---------------------------|-----|
|---------------------------|-----|

| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV2511QDAPRQ1 | HTSSOP          | DAP                | 32   | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

22-Jul-2016

![](_page_21_Figure_4.jpeg)

\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV2511QDAPRQ1 | HTSSOP       | DAP             | 32   | 2000 | 367.0       | 367.0      | 45.0        |

![](_page_22_Figure_1.jpeg)

![](_page_22_Figure_2.jpeg)

- This drawing is subject to change without notice. Β.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Falls within JEDEC MO-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.

![](_page_22_Picture_10.jpeg)

# DAP (R-PDSO-G32)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>M</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

![](_page_23_Figure_7.jpeg)

#### NOTE: All linear dimensions are in millimeters

#### PowerPAD is a trademark of Texas Instruments.

![](_page_23_Picture_10.jpeg)

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                         | Applications                  |                                   |
|------------------------------|-------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio        | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com        | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com    | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com             | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com              | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks       | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com        | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com            | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com            | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com  | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com         |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap         | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconn | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated